

M.Eng.Sc Electrical and Electronic Engineering

EE4023 Digital IC Design Laboratory Project

# Design of RV32I Processor for Basic Stochastic Computing

| Student Name   | Keerthivasan Palani |
|----------------|---------------------|
| Student Number | 124107157           |
| Date           | 29/11/2024          |

## Declaration:

This report was written entirely by the author, except were stated otherwise. The source of any material not created by the author has been clearly referenced. The work described in this report was conducted by the author, except were stated otherwise.

Signed: Keerthivasan Palani

# Table of Contents

|     | lable of Contents                                                                                                         |                         |
|-----|---------------------------------------------------------------------------------------------------------------------------|-------------------------|
| 1.  | Introduction                                                                                                              | 1                       |
| 2.  | Design Description                                                                                                        | 1                       |
| 3.  | Module Descriptions                                                                                                       | 1                       |
|     | 1. Instruction Fetch (IF)                                                                                                 | 1                       |
|     | 2. Register File (RF)                                                                                                     | 1                       |
|     | 3. Control Unit (CU)                                                                                                      | 1                       |
|     | 4. Arithmetic Logic Unit (ALU)                                                                                            | 1                       |
| 4.  | Module RV32I_Processor 4.1 Description 4.2 Design Features 4.3 RV32I_Processor Testing (Testbench Analysis)               | 2<br>2<br>2<br>3        |
| 5.  | Module ALU 5.1 Description 5.2 Design Features 5.3 ALU Testing (Testbench Analysis) 5.4 Stochastic Computing Applications | 9<br>9<br>9<br>10<br>11 |
| 6.  | Module InstructionFetch 6.1 Description 6.2 Design Features 6.3 InstructionFetch Testing (Testbench Analysis)             | 16<br>16<br>17          |
| 7.  | Module ControlUnit 7.1 Description 7.2 Design Features 7.3 ControlUnit Testing (Testbench Analysis)                       | 22<br>22<br>22<br>23    |
| 8.  | Module RegisterFile 8.1 Description 8.2 Design Features 8.3 RegisterFile Testing (Testbench Analysis)                     | 28<br>28<br>28<br>29    |
| 9.  | Implementation and Placement Errors  9.2 I/O Overutilization  9.2 Placement Failures  9.3 Overall Recommendations         | 33<br>33<br>34<br>34    |
|     | Error Report and Analysis                                                                                                 | 35                      |
| 11. | Conclusion                                                                                                                | 35                      |
|     |                                                                                                                           |                         |

## 1. Introduction

The RV32I Processor design project entails the development and simulation of a RISC-V-based 32-bit processor that adheres to the RV32I instruction set architecture. This processor supports a wide range of instructions, including arithmetic, logical, memory access, control flow, and system instructions. The aim of this project is to provide a scalable and efficient processor design suitable for educational and practical applications.

## 2. Design Description

The RV32I Processor is composed of several key modules, each fulfilling a specific role in the overall architecture. The primary modules include:

- Instruction Fetch (IF): Responsible for fetching instructions from memory and updating the program counter (PC).
- Register File (RF): Manages the storage and retrieval of register values used in instruction execution.
- Control Unit (CU): Decodes instructions and generates control signals for other modules.
- Arithmetic Logic Unit (ALU): Performs arithmetic and logical operations based on the instruction's opcode and function fields.

## 3. Module Descriptions

# 1. Instruction Fetch (IF)

- o Inputs: clk, reset, branch\_target, branch\_taken, jump\_taken, jump\_target, interrupt\_taken, interrupt\_vector, stall
- o Outputs: pc, instruction, exception
- o Function: Fetches instructions from memory, updates the PC, and handles branching and jumping.

## 2. Register File (RF)

- o Inputs: clk, reset, rs1, rs2, rd, write\_data, reg\_write
- Outputs: read\_data1, read\_data2
- o Function: Provides storage for 32 registers and supports read and write operations.

## 3. Control Unit (CU)

- o Inputs: opcode, funct3, funct7
- o Outputs: reg\_write, mem\_read, mem\_write, mem\_to\_reg, branch\_taken, imm\_select, jump
- o Function: Decodes instructions and generates control signals.

## 4. Arithmetic Logic Unit (ALU)

- o Inputs: operand\_a, operand\_b, alu\_control
- Outputs: alu\_result, carry\_out, overflow, negative, zero
- o Function: Executes arithmetic and logical operations based on control signals.

# 4. Module RV32I\_Processor

## 4.1 Description

The RV32I\_Processor module integrates key components of the RV32I processor, including instruction fetch, register file, control unit, and ALU, to execute RISC-V instructions. This module orchestrates the interaction between these components to achieve the desired processor functionality.

## 4.2 Design Features

The RV32I\_Processor module includes:

# 1. Inputs:

o clk: Clock signal.

- o reset: Reset signal to initialize the processor.
- o branch\_target: Target address for branch instructions.
- o jump target: Target address for jump instructions.
- o interrupt\_taken: Signal indicating an interrupt.
- o interrupt\_vector: Address to jump to in case of an interrupt.
- o stall: Signal to halt the processor temporarily.
- o instruction\_memory\_input: 256-bit input representing a block of instructions from memory.

## 2. Outputs:

- o pc: Program counter indicating the current instruction address.
- o alu result: Result of the ALU operation.
- o instruction: Fetched instruction.
- o reg write: Write enable signal for the register file.
- o read\_data1 and read\_data2: Data read from the register file.
- o zero: Zero flag from the ALU.
- o alu\_control: ALU control signals.
- o exception: Signal indicating an exceptional condition.

## 3. Internal Signals:

o rs1, rs2, rd: Register addresses extracted from the instruction.

## 4. Component Integration:

- o **Instruction Fetch Module:** Fetches instructions from memory, updates the PC, and handles branches, jumps, and interrupts.
- o Register File Module: Manages register storage and provides read and write functionality.
- o Control Unit: Decodes instructions and generates control signals for the processor.
- o ALU: Performs arithmetic and logical operations based on the instruction and control signals.

## 5. Branch and Jump Logic:

o Computes branch and jump target addresses using immediate values and the current PC.

# 4.3 RV32I\_Processor Testing (Testbench Analysis)

The tb\_RV32I\_Processor module was designed to test and verify the functionality of the RV32I\_Processor module. Key points from the testbench include:

## 1. Initialization and Configuration:

- o Initializes inputs and control signals.
- o Generates a clock signal.
- o Applies reset to ensure the processor starts in a known state.

## 2. Key Test Cases:

## Instruction Fetch:

Verifies the correct fetching of instructions from memory.

## Branch Handling:

• Tests the processor's ability to handle branch instructions by updating the PC to the branch target.

# Jump Handling:

Tests the processor's ability to handle jump instructions by updating the PC to the jump target.

# Interrupt Handling:

• Ensures the processor correctly jumps to the interrupt vector when an interrupt is taken.

# Stall Condition:

- Verifies that the PC and instruction remain stable during a stall condition.
- Exception Detection:

Tests the processor's response to invalid instructions by triggering the exception signal.

# 3. Sample Outputs:

- Instruction Fetch:
  - Correct instructions are fetched based on the current PC.
- o Branch Handling:
  - PC updates to the branch target when a branch is taken.
- Jump Handling:
  - PC updates to the jump target when a jump is taken.
- Interrupt Handling:
  - PC updates to the interrupt vector when an interrupt is taken.
- Stall Condition:
  - PC and instruction remain stable during a stall.
- Exception Detection:
  - Exception signal is triggered for invalid instructions.

## 4. Results and Observations:

- The processor correctly handled all test cases, including instruction fetch, branch, jump, interrupt, stall, and exception conditions.
- o The integrated components (Instruction Fetch, Register File, Control Unit, ALU) worked seamlessly to execute instructions.
- o Control signals and data paths were correctly managed, ensuring accurate instruction execution.
- o The processor demonstrated robust performance under various conditions, including handling exceptional scenarios.

## **Simulation Waveform**



# **Synthesized Design**



# **Elaborated Design**





# Verilog Code

```
RV32I_Processor.v
D:/Vivado/RISC 1/RISC 1.srcs/sources 1/new/RV32I Processor.v
 module RV32I_Processor (
           input clk,
 25
           input reset,
 26
           input [31:0] branch target,
                                            // Correctly declared as input port
           //input branch taken,
 28 🖨
           //input jump_taken,
                                            // Correctly declared as input port
 29
           input [31:0] jump_target,
 30
           input interrupt taken,
           input [31:0] interrupt_vector,
 31
 32
           input stall,
 33
          input [255:0] instruction_memory_input, // Instruction memory input port
 34
           // Outputs
 35
          output [31:0] pc,
 36
           output [31:0] alu_result,
 37
           output wire [31:0] instruction,
 38
          output reg_write,
// Outputs for register file and ALU debug
 39
       output [31:0] read_data1,
 40
 41
           output [31:0] read data2,
 42
           output zero,
 43
           output [5:0] alu_control,
 44
           output exception
 45 );
 46
 47
           // Internal signals for InstructionFetch and control signals
 48
           wire [31:0] branch_target_wire, jump_target_wire, interrupt_vector_wire;
 49
           wire stall_wire, interrupt_taken_wire;
 50
 51
           // Assign fields from instruction (this is part of the instruction decoding)
 52
          wire [4:0] rs1, rs2, rd;
assign rs1 = instruction[19:15];
 53
 54
           assign rs2 = instruction[24:20];
 55
           assign rd = instruction[11:7];
 56
 57
           // Instruction Fetch Module instantiation
 58
           InstructionFetch IF (
 59
              .clk(clk),
 60
               .reset (reset),
              .branch_target(branch_target), // Connect to the top-level port
.branch_taken(CU_branch_taken), // Use the branch_taken input port directly
.jump_taken(CU_jump_taken), // Use the jump_taken input port directly
 61
       .....__canen(CU_branch_taken
.jump_taken(CU_jump_taken),
 63
              63
                                                      // Use the jump_taken input port directly
64
65
               . interrupt\_taken (interrupt\_taken) \, , \quad // \, \textit{Connect to the top-level port} \\
               .interrupt_vector(interrupt_vector), // Connect to the top-level port .stall(stall), // Connect to the top-level port
66
67
68
               .instruction_memory_input(instruction_memory_input),
69
               .pc(pc),
70
               .instruction(instruction),
                                                 // Instruction driven by IF module
71
               .exception(exception)
72
73
74
           // Register File Module instantiation
75
          RegisterFile RF (
             .clk(clk),
76
77
               .reset(reset),
78
              .rs1(rs1),
79
              .rs2(rs2),
80
              .rd(rd),
81
              .write data(write data).
               .reg_write(reg_write),
82
83
               .read data1 (read data1),
84
               .read_data2(read_data2)
85
86
87
          // Control Unit instantiation
88
          ControlUnit CU (
89
              .opcode(instruction[6:0]),
               .funct3(instruction[14:12]),
90
91
               .funct7(instruction[31:25]),
92
              .reg_write(reg_write),
93
              .mem_read(mem_read),
              .mem_write(mem_write),
.mem_to_reg(mem_to_reg),
94
95
96
               .branch_taken(branch_taken),
97
               .imm_select(imm_select),
98
               .jump(jump_taken) // Directly use the jump_taken input port
99
100
           // ALU instantiation
102
          ALU ALU (
103
           .operand_a(read_data1),
```

```
.write_data(write_data),
 82
                .reg_write(reg_write),
 83
               .read_data1(read_data1),
 84
               .read_data2(read_data2)
 85
 86
 87
           // Control Unit instantiation
 88
           ControlUnit CU (
 89
              .opcode(instruction[6:0]),
 90
                .funct3(instruction[14:121).
 91
               .funct7(instruction[31:25]),
 92
               .reg_write(reg_write),
               .mem_read(mem_read),
.mem_write(mem_write),
 93
 94
 95
               .mem_to_reg(mem_to_reg),
 96
                .branch taken(branch taken).
 97
                .imm_select(imm_select),
98
99
                .jump(jump_taken) // Directly use the jump_taken input port
           // ALU instantiation
102
           ALU ALU (
              .operand_a(read_data1),
                operand b(imm select ? {{20{instruction[31]}}, instruction[31:20]} : read data2),
104
105
               .alu_control(alu_control),
106
               .alu_result(alu_result),
                .carry out(),
108
                .overflow(),
109
                .negative(),
               .zero(zero)
111
112
           // Write Data Assignment (select data from memory or ALU result)
113
114
           assign write_data = mem_to_reg ? alu_result: alu_result; // In a real processor, this would also include memory data if mem_to_reg is set
115
116
           // Branch Target and Jump Target Logic
           assign branch_target_wire = pc + {{19{instruction[31]}}, instruction[31], instruction[7], instruction[30:25], instruction[11:8], 1'b0}; // Branch offset assign jump_target_wire = pc + {{11{instruction[31]}}, instruction[31], instruction[19:12], instruction[20], instruction[30:21], 1'b0}; // Jump offset
118
       endmodule
```

## Testbench code

```
TB_RV32I_Processor.v
D:/Vivado/RISC_1/RISC_1.srcs/sources_1/new/TB_RV32I_Processor.v
Q 🕍 ← → ¾ 🖺 🗈 X // 🖩 ♀
 22 module tb_RV32I_Processor;
 24
          reg clk;
 25
          reg reset;
 26
          reg [31:0] branch_target;
 27
          reg branch taken;
 28
          reg jump_taken;
 29
          reg [31:0] jump_target;
 30
          req interrupt taken;
 31
         reg [31:0] interrupt_vector;
 32
          reg stall;
 33
          reg [255:0] instruction_memory_input;
 34
 35
          wire [31:0] pc;
 36
         wire [31:0] instruction;
 37
          wire exception;
 38
         wire branch taken;
 39
         wire jump_taken;
 40
 41
         RV32I_Processor uut (
 42
            .clk(clk),
 43
              .reset (reset),
 44
              .branch_target(branch_target),
 45 🖨
              //.branch_taken(branch_taken),
 46 🖨
              //.jump_taken(jump_taken),
 47
             .jump target(jump target),
 48
              .interrupt_taken(interrupt taken),
 49
             .interrupt vector(interrupt vector),
 50
              .stall(stall),
              .instruction_memory_input(instruction_memory_input),
 52
              .pc(pc),
 53
              .instruction(instruction),
 54
              .exception(exception)
 55
         );
 56
          // Clock generation
 57
         always #5 clk = ~clk;
 58
          // Generate instruction memory data dynamically based on PC
 59 ⊖
          always @(pc) begin
 60 🖯
             case (pc[7:0]) // Simulate a 256-byte instruction memory
 61
                 8'h00: instruction_memory_input = {32'h00000033, 32'h00010063, 32'h0000006F, 32'hFFFFFFF}; // Blook 0
                  8'h10: instruction_memory_input = {32'h12345678, 32'h9ABCDEF0, 32'h00000011, 32'h22222222}; // Blook 1
```

```
8'h20: instruction_memory_input = {32'h33333333, 32'h44444444, 32'h5555555, 32'h66666666}; // Blook 2
8'h30: instruction_memory_input = {32'h77777777, 32'h8888888, 32'h99999999, 32'hAAAAAAAAA}; // Blook 3
 63
 64
 65
                 default: instruction_memory_input = {8{32'hFFFFFFF}}; // Default invalid data
 66 🖒
             endcase
         end
 67 🖯
 68
         // Test cases
 69 🖨
         initial begin
            Smonitor("Time: %0t | PC: %h | Instruction: %h | Exception: %b".
 70
 71
                      $time, pc, instruction, exception);
 72
             // Initialize signals
 73
             clk = 0;
 74
             reset = 0;
 75
             branch_target = 0;
 76
            branch_taken = 0;
 77
             jump_taken = 0;
             jump_target = 0;
 78
 79
             interrupt_taken = 0;
 80
            interrupt_vector = 0;
 81
             stall = 0;
            instruction_memory_input = 256'b0;
 82
 83
             // Apply reset
 84
            #10 reset = 1;
 85
             #10 reset = 0;
 86
             // Test instruction fetch
 87
            #40;
 88
             // Basic Branch test
            branch_taken = 1; branch_target = 32'h10; #10 branch_taken = 0;
 89
 90
             #20:
 91
             // Basic Jump test
 92
             jump_taken = 1; jump_target = 32'h20; #10 jump_taken = 0;
 93
             #20;
 94
             // Interrupt test
             interrupt_taken = 1; interrupt_vector = 32'h30; #10 interrupt_taken = 0;
 95
 96
             #20;
 97
             // Stall test
 98
             stall = 1; #10 stall = 0;
 99
             #20;
             #50 instruction_memory_input = {8{32'hFFFFFFF}};
101
102
             // ** Additional Test Cases **
103
 91
              // Basic Jump test
 92
               jump_taken = 1; jump_target = 32'h20; #10 jump_taken = 0;
 93
               #20:
 94
               // Interrupt test
               interrupt_taken = 1; interrupt_vector = 32'h30; #10 interrupt_taken = 0;
 95
 96
               #20;
               // Stall test
               stall = 1; #10 stall = 0;
 98
 99
               #20;
               // Exception test
100
              #50 instruction_memory_input = {8{32'hffffffff}}};
102
               #20;
               // ** Additional Test Cases **
103
               // 1. Back-to-back branches
104
               branch_taken = 1; branch_target = 32'h10; #10 branch_taken = 0;
105
106
               #10 branch_taken = 1; branch_target = 32'h20; #10 branch_taken = 0;
107
               #30;
108
               // 2. Nested jump test (jump followed by another jump)
109
               jump_taken = 1; jump_target = 32'h10; #10 jump_taken = 0;
               #10 jump_taken = 1; jump_target = 32'h30; #10 jump_taken = 0;
110
111
               #30;
112
               // 3. Interrupt with branch and jump
113
               interrupt_taken = 1; interrupt_vector = 32'h30; #10 interrupt_taken = 0;
              #10 branch_taken = 1; branch_target = 32'h10; #10 branch_taken = 0;
114
115 🖨
               #10 jump_taken = 1; jump_target = 32'h20; #10 jump_taken = 0;
116
               #30;
117 🖒
               // 4. Combined stall and branch
118
               stall = 1; #10;
               branch_taken = 1; branch_target = 32'h20; #10 branch_taken = 0;
119
               stall = 0; #20;
120
121
               // 5. Instruction memory full of valid data
               instruction_memory_input = {32'h12345678, 32'h87654321, 32'hFEDCBA98, 32'hABCDEF01,
122
123
                                               32'h5555555, 32'hAAAAAAA, 32'h11111111, 32'h22222222};
124
125
               // 6. PC wrap-around (boundary conditions)
126
               branch_taken = 1; branch_target = 32'hFC; $10 branch_taken = 0; // Near the end of memory
127
               #20;
128
               // Finish simulation
129
              #50 $finish;
130 🛆
          end
131 @ endmodule
```

### Module ALU

## 5.1 Description

The Arithmetic Logic Unit (ALU) is a core component of the RV32I processor, performing arithmetic, logical, shift, and stochastic operations. The ALU designed here has an extended operation set with **6-bit control signals**, enabling versatile functionality, including arithmetic, logical, and specialized stochastic computing operations. This design ensures compatibility with both standard RV32I instructions and additional custom operations for stochastic computing.

## 5.2 Design Features

The ALU module includes:

# 1. Arithmetic Operations:

- o Basic operations like addition, subtraction, multiplication, and division.
- o Additional operations such as modulo, increment, decrement, and negation.

## 2. Logical Operations:

- o Standard bitwise operations (AND, OR, XOR, NOT).
- o Extended operations such as NAND, NOR, XNOR, bit clear, parity, and reduce OR.

## 3. Shift and Rotate Operations:

- o Logical shifts (SLL, SRL), arithmetic shift right (SRA), and rotate operations (ROL, ROR).
- o Circular shifts for flexible data manipulation.

## 4. Comparison Operations:

o Equal, less-than, greater-than, and similar comparisons for decision-making instructions.

## 5. Stochastic Computing Support:

 Operations for probabilistic systems, such as AND-based probability computation and random number generation.

# 6. Overflow, Negative, and Zero Flag Detection:

- o Overflow detection for signed addition/subtraction.
- o Negative flag to indicate if the result is negative.
- o Zero flag to indicate when the result is zero.

## 7. Extended Specialized Features:

- o Cryptographic primitive operations like XOR-based Gray code and bit selection.
- o Support for floating-point approximations and scaling.

## 5.3 ALU Testing (Testbench Analysis)

The tb\_ALU module was designed to test and verify the functionality of the ALU. Key points from the testbench include:

## 1. Initialization and Configuration:

- o The testbench initializes the operands and control signals.
- o A sequence of test cases evaluates different ALU operations.

# 2. Key Test Cases:

# o Arithmetic Operations:

- Addition (ADD): Verified accurate sum results and flag updates.
- Subtraction (SUB): Checked for correct difference and signed behaviour.
- Multiplication (MUL) and Division (DIV): Validated accurate product and quotient outputs.
- Logical Operations:

- AND, OR, and XOR were tested for standard truth table behaviour.
- NOT and bitwise clear operations demonstrated correct bitwise inversion and masking.

## Shift and Rotate:

- Logical (SLL, SRL) and arithmetic (SRA) shifts tested for proper handling of sign and data.
- Rotate (ROL, ROR) operations verified correct bit rotation.

## Comparison and Conditional Flags:

- Comparison results (e.g., greater-than, less-than) validated against expected conditions.
- Flag outputs (zero, overflow, negative) verified correct updates based on results.

## Stochastic and Random Operations:

- Verified random number generation and probabilistic logic (AND/OR reduction).
- Demonstrated the capability of stochastic computing for specialized applications.

## 3. Sample Outputs:

- o ADD Operation (5 + 3): Result: 8, Zero: 0, Overflow: 0, Negative: 0.
- o SUB Operation (16-5): Result: 11, Zero: 0, Overflow: 0, Negative: 0.
- o MUL Operation (5 \* 4): Result: 20, Zero: 0, Overflow: 0, Negative: 0.
- o XOR Operation (5 ^ 3): Result: 6, Zero: 0, Overflow: 0, Negative: 0.
- o RANDOM Operation: Result: Random 32-bit value, verifying stochastic behaviour.

## 4. Results and Observations:

- o All operations produced expected results under normal conditions.
- o Overflow, zero, and negative flags were triggered as appropriate.
- o Stochastic operations demonstrated compatibility with probabilistic systems, with random number generation producing varying outputs across test runs.

# 5.4 Stochastic Computing Applications

The ALU design supports basic stochastic computing, crucial for systems requiring probabilistic operations. Examples include:

- Random Number Generation: Useful for simulations, cryptographic algorithms, and machine learning.
- **Probabilistic Logic (AND/OR):** Computes probabilities using stochastic encoding, applicable in neural networks and decision-making systems.

# Verilog code

```
6'b010111: alu_result = operand_a & ~operand_b;
                                                                                                         // BIT CLEAR
                         65
 66
67
 68
69
                          // Shift and Rotate Operation:
 70
71
72
                        // SLL
                        6'bl00010: alu_result = (operand_a[30:0], operand_a[31:1]); // ROL
6'bl000100: alu_result = (operand_a[0], operand_a[31:1]); // ROR
6'bl00101: alu_result = operand_a < (32 - operand_b); // CIRC
6'bl00110: alu_result = operand_a >> (32 - operand_b); // CIRC
 73
74
 75
76
77
                                                                                                        // CIRCULAR LEFT SHIFT
 78
79
                          // Comparison Operations
                        80
  81
  82
 83
84
                         6'b101100: alu_result = (operand_a >= operand_b) ? 1 : 0; // GREATER THAN OR EQUAL
                         // Cryptographic and Specialized Operation
  85
 86
87
                         6'b110000: alu_result = operand_a ^ operand_b;
6'b110001: alu_result = ~operand_a;
                                                                                                         // XOR (Cryptographic Primitive)
                                                                                                        // BITWISE NOT
                        6'b110010: alu_result = operand_a[operand_b[4:0]];
6'b110011: alu_result = (operand_a, operand_b);
6'b110100: alu_result = operand_a ^ (operand_a >> 1);
 88
                                                                                                        // BIT SELECT
// CONCATENATION
  90
                                                                                                        // GRAY CODE
 91
92
                         // Floating-Point Operations (Pseudo-Support via Integer Approximation)
 93
94
95
                        6'bil1000: alu_result = operand_a * operand_a;
6'bil1001: alu_result = operand_a / 2;
6'bil1010: alu_result = operand_a / 2;
6'bil1010: alu_result = operand_a * operand_b / 1000;
                                                                                                       // SQUARE
// APPROXIMATE DIVISION BY 2
                                                                                                       // APPROX MULTIPLY-SCALE
  96
97
                        // Stochastic Computing Operations
6'blill0: alu_result = (operand a & operand b) ? 32'hl : 0; // AND Probability
6'blill0: alu_result = operand a | operand b; // OR Probability
6'blill10: alu_result = 'Operand a & operand b); // XOR Reduce for Randomness
// RANDOM Number Generation
  98
  99
 101
                         6'b111111: alu_result = $random;
                         // Default case
                        default: alu_result = 32'b0;
                        6'b100110: alu_result = operand_a >> (32 - operand_b); // CIRCULAR RIGHT SHIFT
 77
78
                       81
 82
83
 84
                       // Cryptographic and Specialized Operations
6'b110000: alu_result = operand_a ^ operand_b;
6'b110001: alu_result = ~operand_a;
6'b110010: alu_result = operand_a[operand_b[4:0]];
6'b110011: alu_result = (operand_a, operand_b);
6'b110100: alu_result = operand_a ^ (operand_a >> 1);
 85
86
                                                                                                       // XOR (Cryptographic Primitive)
 87
                                                                                                       // BITWISE NOT
 88
                                                                                                       // BIT SELECT
                                                                                                       // CONCATENATION
 90
91
                                                                                                        // GRAY CODE
 92
                        // Floating-Point Operations (Pseudo-Support via Integer Approximation)
                       6'bl11000: alu_result = operand_a * operand_a;
6'bl11001: alu_result = operand_a / 2;
6'bl11010: alu_result = operand_a / 2;
 93
94
                                                                                                     // SQUARE
// APPROXIMATE DIVISION BY 2
 95
96
                                                                                                       // APPROX MULTIPLY-SCALE
                       97
 98
99
                        // Default case
                        default: alu result = 32'b0;
104
                  endcase
                  // Overflow Detection
                  if (alu_control == 6'b000000 || alu_control == 6'b000001) begin
overflow = (~operand_a[31] & ~operand_b[31] & alu_result[31]) |
108
                                      (operand_a[31] & operand_b[31] & ~alu_result[31]);
113
114
                  // Negative Detection
negative = alu_result[31];
```

## Testbench Code

```
tb_ALU.v
D:/Vivado/RISC_1/RISC_1.srcs/sources_1/new/tb_ALU.v
22
      module tb_ALU;
 23
 24
 25
          reg [31:0] operand_a;
 26
          reg [31:0] operand_b;
 27
          reg [5:0] alu_control;
 28
 29
           // Outputs
 30
          wire [31:0] alu_result;
 31
          wire carry_out;
 32
          wire overflow;
 33
          wire negative;
 34
          wire zero;
 35
           // Instantiate the ALU module
 36
 37
          ALU uut (
 38
              .operand a(operand a),
 39
               .operand_b(operand_b),
 40
               .alu_control(alu_control),
 41
              .alu_result(alu_result),
 42
              .carry_out(carry_out),
               .overflow(overflow),
 43
 44
               .negative (negative),
 45
               .zero(zero)
 46
         );
 47
 48
          initial begin
 49
              // Initialize inputs
               operand_a = 32'b0;
operand_b = 32'b0;
 50
 51
              alu_control = 6'b0000000; // ADD operation
 52
 53
                // Test cases
 54
 55
             $display("Starting ALU Testbench");
 56
               // Test ADD operation
 57
              #10;
 58
 59
              operand_a = 32'h00000005;
               operand_b = 32'h00000003;
 60
               alu_control = 6'b000000; // ADD
 61
 62
              #10:
             $display("ADD: 5 + 3 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
64
                       operand_a, alu_result, zero, overflow, negative, carry_out);
65
66
67
              // Test SUB operation
             #10;
68
69
             operand_a = 32'h00000010;
             operand b = 32'h00000005;
70
71
             alu_control = 6'b000001; // SUB
             #10;
72
73
74
75
76
77
78
79
             $display("SUB: 16 - 5 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
                      operand_a, alu_result, zero, overflow, negative, carry_out);
             // Test MUL operation
             #10;
             operand_a = 32'h00000005;
             operand b = 32'h00000004;
             alu_control = 6'b000010; // MUL
80
             #10:
81
             $display("MUL: 5 * 4 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
82
83
                      operand_a, alu_result, zero, overflow, negative, carry_out);
84
85
             // Test DIV operation
             #10;
86
87
             operand_a = 32'h00000010;
operand_b = 32'h00000002;
88
             alu_control = 6'b000011; // DIV
89
             #10:
90
             $display("DIV: 16 / 2 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
91
92
                      operand_a, alu_result, zero, overflow, negative, carry_out);
93
94
             // Test MOD operation
             #10;
95
96
             operand_a = 32'h00000010;
operand b = 32'h00000003;
              alu_control = 6'b000100; // MOD
98
             #10:
99
             $display("MOD: 16 %% 3 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
                      operand_a, alu_result, zero, overflow, negative, carry_out);
102
             // Test NEG operation
             #10;
```

```
104
                          operand_a = 32'h00000005;
 105
                          alu control = 6'b000101; // NEG
 106
                          #10:
                          $display("NEG: -5 = %h, Result: %h, Zero: %b, Overflow: %b, Neqative: %b, Carry Out: %b",
 108
                                         operand a, alu result, zero, overflow, negative, carry out);
 109
                          // Test INC operation
                          #10;
                          operand_a = 32'h00000005;
 112
                          alu_control = 6'b000110; // INC
 114
                          #10;
 115
                          $\display("INC: 5 + 1 = \hat{h}, Result: \hat{h}, Zero: \hat{h}, Overflow: \hat{h}, Negative: \hat{h}, Carry Out: \hat{h}",
 116
                                          operand_a, alu_result, zero, overflow, negative, carry_out);
                          // Test DEC operation
 118
                          #10;
 119
 120
                          operand_a = 32'h00000005;
                          alu_control = 6'b000111; // DEC
                          #10:
 123
                          \frac{display}{display} ("DEC: 5 - 1 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
 124
                                         operand_a, alu_result, zero, overflow, negative, carry_out);
 125
 126
                           // Test AND operation
 127
                          #10;
 128
                          operand_a = 32'h00000005;
                          operand_b = 32'h00000003;
 129
 130
                          alu control = 6'b010000; // AND
                          #10;
 132
                          $display("AND: 5 & 3 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
 133
                                          operand_a, alu_result, zero, overflow, negative, carry_out);
 134
 135
                          // Test OR operation
                          #10:
 136
                          operand_a = 32'h00000005;
 137
                          operand_b = 32'h00000003;
 138
                          alu_control = 6'b010001; // OR
 139
                          ±10;
 140
 141
                          $display("OR: 5 | 3 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
 142
                                          operand_a, alu_result, zero, overflow, negative, carry_out);
143
144
                         // Test XOR operation
 145
                        #10:
 146
                        operand_a = 32'h00000005;
 147
                         operand_b = 32'h00000003;
                         alu control = 6'b010010; // XOR
 148
 149
                        display("XOR: 5 ^ 3 = h, Result: h, Zero: b, Overflow: b, Negative: b, Carry Out: b,
 150
 151
                                       operand a, alu result, zero, overflow, negative, carry out);
                         // Test SLL (Shift Left Logical)
 153
 154
                        #10;
 155
                        operand_a = 32'h00000001;
                        operand b = 32'h000000002; // Shift by 2
 156
                         alu_control = 6'b100000; // SLL
 157
 158
                        #10;
 159
                        $display("SLL: 1 << 2 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
 160
                                       operand_a, alu_result, zero, overflow, negative, carry_out);
 161
                         // Test SRL (Shift Right Logical)
 163
                        #10;
                        operand a = 32'h00000004;
 164
 165
                         operand_b = 32 h00000001; // Shift by 1
 166
                        alu control = 6'b100001; // SRL
 167
                         #10;
 168
                        \frac{display}{display} ("SRL: 4 >> 1 = h, Result: h, Zero: h, Overflow: h, Negative: h, Carry Out: h, Carry Out: h, Carry Out: h
 169
                                       operand_a, alu_result, zero, overflow, negative, carry_out);
                         // Test SRA (Shift Right Arithmetic)
 172
                        ‡10;
 173
                         operand_a = 32'h80000000; // Negative number
 174
                        operand b = 32'h00000002; // Shift by 2
                         alu_control = 6'b100010; // SRA
 176
                         #10:
 177
                        $display("SRA: 80000000 >> 2 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
 178
                                       operand_a, alu_result, zero, overflow, negative, carry_out);
 179
 180
                          // Test RANDOM operation (Stochastic)
 181
                        #10;
                        alu control = 6'b111111: // RANDOM
 182
 183
 184
                        $display("RANDOM: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
```

```
$\display("SLL: 1 << 2 = \h, Result: \h, Zero: \h, Overflow: \h, Negative: \h, Carry Out: \h,",
160
                       operand_a, alu_result, zero, overflow, negative, carry_out);
161
              // Test SRL (Shift Right Logical)
163
164
              operand_a = 32'h00000004;
165
              operand_b = 32'h00000001; // Shift by 1
              alu_control = 6'b100001; // SRL
166
167
              #10;
168
              $display("SRL: 4 >> 1 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
169
                       operand_a, alu_result, zero, overflow, negative, carry_out);
170
              // Test SRA (Shift Right Arithmetic)
172
              #10:
              operand_a = 32'h80000000; // Negative number
operand_b = 32'h00000002; // Shift by 2
173
175
              alu_control = 6'b100010; // SRA
176
              #10;
              $display("SRA: 80000000 >> 2 = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
                       operand_a, alu_result, zero, overflow, negative, carry_out);
178
179
180
              // Test RANDOM operation (Stochastic)
181
              #10;
              alu_control = 6'b111111; // RANDOM
              #10:
              $display("RANDOM: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
184
185
                       alu_result, zero, overflow, negative, carry_out);
186
187
              // Test BIT SELECT
188
              #10:
              operand_a = 32'hA5A5A5A5; // 1010 0101...
189
              operand_b = 32'h00000010; // Bit 16
190
191
              alu_control = 6'b110100; // BIT SELECT
192
              $display("BIT SELECT: A5A5A5A5[16] = %h, Result: %h, Zero: %b, Overflow: %b, Negative: %b, Carry Out: %b",
194
                      operand_a, alu_result, zero, overflow, negative, carry_out);
195
196
              $display("Testbench Complete");
197
              $finish;
198
199
     endmodule
```

# Simulation Waveform



## **Elaborated Design**



## Synthesized Design



## 6. Module InstructionFetch

# 6.1 Description

The InstructionFetch module is a critical component of the RV32I Processor, responsible for fetching instructions from memory, updating the program counter (PC), and handling control flow changes such as branches, jumps, and interrupts. The design includes an instruction prefetch buffer and a simple caching mechanism to enhance instruction fetch efficiency and reduce latency.

# 6.2 Design Features

## The InstructionFetch module includes:

## 1. Instruction Fetch Logic:

- o Fetches instructions from memory or cache based on the current PC value.
- o Uses a prefetch buffer to preload instructions and improve fetch efficiency.

## 2. Program Counter (PC) Update Logic:

- o Updates the PC based on branch, jump, interrupt signals, or sequential execution.
- o Holds the PC value during stall conditions to prevent changes.

## 3. Cache Mechanism:

- o A small cache is implemented to store recently fetched instructions, reducing memory access time.
- o Cache validation logic ensures data integrity and coherence.

# 4. Prefetch Buffer:

o A buffer that preloads a sequence of instructions to minimize fetch latency and improve performance.

## 5. Exception Handling:

- o Detects exceptional conditions such as out-of-bounds PC values or invalid instructions.
- o Triggers an exception signal to handle errors appropriately.

## 6.3 Design Features

# The InstructionFetch module includes:

# 1. Instruction Fetch Logic:

o Determines whether to fetch instructions from the cache or directly from memory based on the PC value.

o Improves fetch efficiency and reduces latency.

## 2. PC Update Logic:

- o Manages PC updates based on control signals for branching, jumping, interrupts, or normal progression.
- o Holds the PC value during stall conditions.

## 3. Cache and Prefetch Buffer:

- o Utilizes a small instruction cache and a prefetch buffer to enhance fetch performance.
- o Ensures data integrity with cache validation logic.

## 4. Exception Detection:

- o Monitors the PC and instructions to detect exceptional conditions.
- o Triggers an exception signal when an error is detected.

# 6.4 InstructionFetch Testing (Testbench Analysis)

The tb\_InstructionFetch module was designed to test and verify the functionality of the InstructionFetch module. Key points from the testbench include:

## 1. Initialization and Configuration:

- o Initializes inputs and control signals.
- o Applies reset to ensure the module starts in a known state.

## 2. Key Test Cases:

- Reset Behaviour:
  - Verifies that the PC is reset to 0 and the instruction is correctly fetched after a reset.
- Default Instruction Fetching:
  - Ensures correct instruction fetching during normal operation.
- Stall Behaviour:
  - Checks that the PC holds its value during a stall condition.
- Branch Handling:
  - Verifies correct PC update to the branch target when a branch is taken.
- Jump Handling:
  - Confirms correct PC update to the jump target when a jump is taken.
- Interrupt Handling:
  - Ensures correct PC update to the interrupt vector when an interrupt is taken.
- Exception Detection:
  - Tests the exception detection mechanism by providing invalid instructions or out-of-bounds PC values.

# 3. Sample Outputs:

- Reset:
  - PC: 0, Instruction: <initial instruction>, Exception: 0
- Branch Taken:
  - PC updated to branch target, Instruction: <fetched instruction>, Exception: 0
- Jump Taken:
  - PC updated to jump target, Instruction: <fetched instruction>, Exception: 0
- o Interrupt:
  - PC updated to interrupt vector, Instruction: <fetched instruction>, Exception: 0

## Exception:

PC: <out-of-bounds>, Instruction: 32'hFFFFFFFF, Exception: 1

## 4. Results and Observations:

- o All operations produced expected results under normal conditions.
- o The PC correctly updated based on control signals for branches, jumps, and interrupts.
- o The exception mechanism effectively detected errors and triggered the appropriate signals.
- o Prefetch buffer and cache demonstrated improved fetch performance by reducing memory access times.

# Verilog Code

```
InstructionFetch.v
D:/Vivado/RISC_1/RISC_1.srcs/sources_1/new/InstructionFetch.v
Q 🗎 🛧 🥕 🐰 🖺 🛍 🗙 // 🎟 🔉
22 module InstructionFetch (
        input clk,
24
         input reset,
25
        input [31:0] branch_target,
26
        input branch_taken,
27
        input jump_taken,
28
        input [31:0] jump_target,
29
        input interrupt_taken,
30
        input [31:0] interrupt_vector,
31
        input stall,
32
        input [255:0] instruction_memory_input,
33
        output reg [31:0] pc,
34
         output reg [31:0] instruction,
         output reg exception
36 );
37
38
        reg [31:0] prefetch_buffer [0:3];
39
        reg [31:0] cache [0:15];
40
        reg cache_valid [0:15];
41
        integer i;
42
43
        // Instruction fetch logic
44 😓
        always @(*) begin
45 🖨
          if (pc[31:4] < 16 && cache_valid[pc[31:4]]) begin
46
                 instruction = cache[pc[31:4]];
47 🖨
             end else begin
48
                instruction = instruction_memory_input[(pc[6:2] * 32) +: 32];
49 🖨
            end
50 🖨
        end
51 | 52 |
         // PC update logic
53 🖨
        always @(posedge clk or posedge reset) begin
          if (reset) begin
54 🖯
55
                pc <= 32'b0;
          end else if (stall) begin
56 A
57
               pc <= pc; // Hold PC during stall
       end else if (interrupt_taken) begin
pc <= interrupt_vector;
end else if (branch_taken) begin
58 🖨
59 !
60 🖨
               pc <= branch_target;
61
62 🖨
            end else if (jump_taken) begin
```

```
59
                 pc <= interrupt_vector;</pre>
60 🖨
             end else if (branch_taken) begin
61
                pc <= branch_target;</pre>
62 E
             end else if (jump_taken) begin
63
                pc <= jump_target;</pre>
64 🖨
             end else begin
                pc <= pc + 4;
65
66 🖨
             end
67 🖒
68
69
         // Cache and prefetch update
70 🖯
         always @(posedge clk or posedge reset) begin
            if (reset) begin
71 😓
72 Ö
                 for (i = 0; i < 16; i = i + 1) begin
73 ¦
                     cache_valid[i] <= 1'b0;
74 🖒
                 end
75 🖨
            end else if (!stall) begin
76 🖯
                if (pc[31:4] < 16) begin
77
                     cache[pc[31:4]] <= instruction_memory_input[(pc[6:2] * 32) +: 32];
78
                     cache_valid[pc[31:4]] <= 1'b1;
79 🖨
80
81
                prefetch_buffer[0] <= instruction_memory_input[((pc + 4) >> 2) * 32 +: 32];
82
                prefetch_buffer[1] <= instruction_memory_input[((pc + 8) >> 2) * 32 +: 32];
83
                prefetch_buffer[2] <= instruction_memory_input[((pc + 12) >> 2) * 32 +: 32];
                prefetch_buffer[3] <= instruction_memory_input[((pc + 16) >> 2) * 32 +: 32];
84
85 🖨
            end
86 🖒
        end
87
88
         // Exception detection
89 🖨
        always @(*) begin
           if (pc > 255 || instruction == 32'hFFFFFFFF) begin
90 🖨
91
                exception = 1'b1;
92 🖨
             end else begin
                exception = 1'b0;
93 !
            end
94 🖨
95 🖨
        end
96 !
97 A endmodule
```

## **Testbench Code**

```
tb_InstructionFetch.v
D:/Vivado/RISC_1/RISC_1.srcs/sources_1/new/tb_InstructionFetch.v
22 module tb_InstructionFetch;
 23
 24
         // Inputs
 25
         reg clk;
 26
         reg reset;
 27
         reg [31:0] branch_target;
         reg branch_taken;
 29
         reg jump_taken;
         reg [31:0] jump_target;
         reg interrupt_taken;
 31
 32
         reg [31:0] interrupt_vector;
         reg stall;
 33
 34
         reg [255:0] instruction_memory_input;
 35
 36
         // Outputs
 37
         wire [31:0] pc;
 38
         wire [31:0] instruction;
 39
         wire exception;
 40
         // Instantiate the InstructionFetch module
 41
 42
         InstructionFetch uut (
 43
            .clk(clk),
 44
              .reset(reset).
 45
             .branch_target(branch_target),
             .branch_taken(branch_taken),
 46
 47
             .jump_taken(jump_taken),
 48
             .jump_target(jump_target),
 49
             .interrupt taken(interrupt taken),
 50
             .interrupt_vector(interrupt_vector),
 51
             .stall(stall),
 52
             .instruction_memory_input(instruction_memory_input),
             .pc(pc),
             .instruction(instruction),
 55
             .exception(exception)
 56
 57
          // Clock generation
 58
 59
         always #5 clk = ~clk;
 60
 61
          // Testbench logic
 62
         initial begin
```

```
62
             clk = 0:
             reset = 1;
64
             branch_target = 0;
65
             branch taken = 0;
             jump_taken = 0;
66
67
             jump target = 0;
68
             interrupt_taken = 0;
69
             interrupt vector = 0;
70
             instruction memory input = {
72
                 32'h00000001, 32'h00000002, 32'h00000003, 32'h00000004, // First 4 instructions
                 32'h00000005, 32'h00000006, 32'h00000007, 32'h00000008, // Next 4 instructions 32'h00000009, 32'h0000000A, 32'h0000000B, 32'h0000000C, // Next 4 instructions
75
                32'h0000000D, 32'h0000000E, 32'h0000000F, 32'h00000010 // Last 4 instructions
76
              // Test 1: Reset behavior
78
             #10 reset = 0;
79
             $10 $display("After reset: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
80
              // Test 2: Default instruction fetching
81
             #10 $display("Default fetch: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
82
              // Test 3: Stall behavior
83
84
             $20 $display("During stall: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
85
             stal1 = 0;
86
              // Test 4: Branch handling
87
             branch_target = 32'h00000020;
88
             branch_taken = 1;
89
             #10 branch_taken = 0;
90
91
             #10 $display("After branch: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
              // Test 5: Jump handling
              jump_target = 32'h0000
92
93
             jump_taken = 1;
#10 jump_taken = 0;
94
95
             $10 $display("After jump: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
96
                Test 6: Interrupt handling
97
             interrupt vector = 32'h00000060;
98
             interrupt_taken = 1;
99
             #10 interrupt_taken = 0;
             #10 $display("After interrupt: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
                  32'h00000001, 32'h00000002, 32'h00000003, 32'h00000004, // First 4 instructions
 73
                  32'h00000005, 32'h00000006, 32'h00000007, 32'h00000008, // Next 4 instructions
74
                  32'h00000009, 32'h00000000A, 32'h0000000B, 32'h0000000C, // Next 4 instructions
                  32'h0000000D, 32'h0000000E, 32'h0000000F, 32'h00000010 // Last 4 instructions
76
77
               // Test 1: Reset behavior
78
              #10 reset = 0;
79
              #10 $display("After reset: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
80
               // Test 2: Default instruction fet
81
              $10 $\display("Default fetch: PC=\h, Instruction=\h, Exception=\h", pc, instruction, exception);
              // Test 3: Stall behavior stall = 1;
83
84
              #20 $display("During stall: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
85
              stall = 0;
               // Test 4: Branch handling
87
              branch_target = 32'h00000020;
88
              branch taken = 1;
89
              #10 branch_taken = 0;
90
              #10 $display("After branch: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
 91
92
              jump_target = 32'h00000040;
93
              jump_taken = 1;
94
95
                  jump_taken = 0;
              #10 $display("After jump: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
96
               // Test 6: Interrupt handling
97
              interrupt_vector = 32'h00000060;
98
              interrupt_taken = 1;
99
              #10 interrupt_taken = 0;
              #10 $display("After interrupt: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
              103
              #10 $display("Exception case: PC=%h, Instruction=%h, Exception=%b", pc, instruction, exception);
              // Test 8: Prefetch buffer and cache validation
104
              reset = 1;
106
              #10 stall = 0;
108
              #50 $display("Cache and prefetch behavior test");
              #100 Sfinish;
112 A endmodule
```

## Simulation Waveform

60 €

61

initial begin



# Elaborated Design



# Synthesized Design



## 7. Module ControlUnit

## 7.1 Description

The ControlUnit module is a vital component of the RV32I Processor, responsible for generating control signals based on the opcode and function fields of instructions. These control signals govern the operation of various modules within the processor, enabling correct execution of instructions.

# 7.2 Design Features

The ControlUnit module includes:

## 1. Inputs:

- o opcode: 7-bit opcode field that determines the type of instruction.
- o funct3: 3-bit function field for R-type and I-type instructions.
- o funct7: 7-bit function field for R-type instructions.

## 2. Outputs:

- o reg\_write: Enables writing to the register file.
- o mem\_read: Enables reading from memory.
- o mem\_write: Enables writing to memory.
- o mem to reg: Selects data from memory to write back to a register.
- o branch\_taken: Indicates if a branch should be taken.
- o imm select: Selects immediate operand for I-type instructions.
- o jump: Indicates if a jump instruction should be executed.

# 3. Control Signal Generation:

- o Decodes the opcode and function fields to generate appropriate control signals for various instructions, including R-type, I-type, load, store, branch, and jump instructions.
- o Provides default values for control signals, ensuring safe operation for undefined or unknown opcodes.

## 7.3 ControlUnit Testing (Testbench Analysis)

The tb\_ControlUnit module was designed to test and verify the functionality of the ControlUnit module. Key points from the testbench include:

## 1. Initialization and Configuration:

- o Initializes inputs and control signals.
- Applies various opcodes and function fields to test the generation of control signals.

# 2. Key Test Cases:

# R-Type Instructions:

- Opcode: 7'b0110011 (e.g., ADD, SUB)
- Verifies control signals for R-type ALU operations, ensuring correct register write and operand selection.

# I-Type Instructions:

- Opcode: 7'b0010011 (e.g., ADDI)
- Ensures correct control signal generation for immediate operations.

## Load Instruction (lw):

- Opcode: 7'b0000011
- Verifies memory read and data write-back to the register file.

## Store Instruction (sw):

- Opcode: 7'b0100011
- Ensures correct memory write operations.

# Branch Instructions (beq):

- Opcode: 7'b1100011
- Verifies branch control logic for conditional branch instructions.

# Jump Instructions (jal, jalr):

- Opcodes: 7'b1101111 and 7'b1100111
- Ensures correct PC update and register write-back for jump instructions.

## Default Case:

• Tests behavior for undefined or unknown opcodes, ensuring safe default control signals.

# 3. Sample Outputs:

# o R-Type (ADD):

reg\_write=1, mem\_read=0, mem\_write=0, mem\_to\_reg=0, branch\_taken=0, imm\_select=0, jump=0

# o I-Type (ADDI):

reg\_write=1, mem\_read=0, mem\_write=0, mem\_to\_reg=0, branch\_taken=0, imm\_select=1, jump=0

## Load (lw):

reg\_write=1, mem\_read=1, mem\_write=0, mem\_to\_reg=1, branch\_taken=0, imm\_select=1, jump=0

## Store (sw):

reg\_write=0, mem\_read=0, mem\_write=1, mem\_to\_reg=0, branch\_taken=0, imm\_select=1, jump=0

## Branch (beq):

reg\_write=0, mem\_read=0, mem\_write=0, mem\_to\_reg=0, branch\_taken=1, imm\_select=1, jump=0

## Jump (jal):

reg\_write=1, mem\_read=0, mem\_write=0, mem\_to\_reg=0, branch\_taken=0, imm\_select=1, jump=1

## Default:

reg\_write=0, mem\_read=0, mem\_write=0, mem\_to\_reg=0, branch\_taken=0, imm\_select=0, jump=0

# 4. Results and Observations:

- o All control signals were generated correctly based on the opcode and function fields.
- The module correctly identified and set signals for various types of instructions, ensuring proper processor operation.
- o Safe default values for control signals were provided for undefined or unknown opcodes, ensuring the processor remains stable.

# Verilog Code

```
ControlUnit.v
D:/Vivado/RISC_1/RISC_1.srcs/sources_1/new/ControlUnit.v
Q 🛗 ← → 🐰 🖺 🛍 🗙 // 🖩 🗘
21 - module ControlUnit (
        input [6:0] opcode,
                                     // 7-bit opcode field
23
         input [2:0] funct3,
                                     // 3-bit funct3 field for R-type instructions
                                     // 7-bit funct7 field for R-type instructions
24
         input [6:0] funct7,
                                     // Register write signal
        output reg reg write,
                                    // Memory read signal
        output reg mem_read,
 27
         output reg mem_write,
                                    // Memory write signal
                                   // Memory to register signal
// Branch taken signal
 28
        output reg mem_to_reg,
 29
        output reg branch taken,
         output reg imm_select,
                                    // Immediate operand selection signal (I-type)
 31
         output reg jump
                                     // Jump instruction signal
 32 );
 33 🖨
         always @(*) begin
             // Default control signals
 34
 35
             reg_write = 0;
 36
             mem_read = 0;
 37
            mem_write = 0;
            mem_to_reg = 0;
 38
 39
            branch_taken = 0;
 40
            imm_select = 0;
 41
            jump = 0;
 42 😓
            case (opcode)
 43
                 // R-Type instructions (ALU operations)
 44 🖨
                7'b0110011: begin // R-Type (e.g., ADD, SUB, AND, OR, etc.)
reg_write = 1; // Enable writing to the register file
imm_select = 0; // Use register operand (not immediate)
 45
                     imm_select = 0;
 46
 47
                    mem_read = 0;
 48
                    mem_write = 0;
                     mem_to_reg = 0;
 49
                     branch_taken = 0;
 50
 51
                     jump = 0;
 52 🖨
                end
                 // I-Type instructions (Immediate operations)
 53
 54 🖨
                 7'b0010011: begin // ADDI, SLTI, ANDI, etc.
                  reg_write = 1;
 55
 56
                    imm_select = 1;
                                           // Immediate operand
 57
                    mem read = 0;
 58
                    mem_write = 0;
 59
                     mem_to_reg = 0;
 60
                     branch_taken = 0;
 61
                    jump = 0;
 62 🖒
                   end
 63
                   // Load instruction (lw)
 64 🖨
                   7'b0000011: begin // lw
                                               // Write data from memory to register
 65
                      reg_write = 1;
                       mem_read = 1;
 66
                                               // Enable memory read
                      mem_write = 0;
 67
                       mem_to_reg = 1;
                                               // Load data from memory to register
 68
                       imm_select = 1;
 69
                                               // Immediate address calculation
 70
                       branch_taken = 0;
 71
                       jump = 0;
 72 🖨
                  end
 73 :
                   // Store instruction (sw)
 74 🖨
                   7'b0100011: begin // sw
 75
                     reg_write = 0;
                                               // No register write
 76
                       mem_read = 0;
 77
                       mem_write = 1;
                                              // Enable memory write
 78
                       mem_to_reg = 0;
 79
                       imm_select = 1;
                                              // Immediate address calculation
 80
                       branch_taken = 0;
 81
                       jump = 0;
 82 🖒
                  end
 83
                   // Branch instructions (beq, bne, etc.)
 84 😓
                   7'b1100011: begin // beq, bne, etc.
                     reg_write = 0;
                                             // No register write
 86
                       mem_read = 0;
                      mem_write = 0;
 87
 88
                       mem_to_reg = 0;
                       imm_select = 1;
                                             // Immediate value for branch offset
 89
 90
                       branch_taken = 1;
                                               // Enable branch logic
 91
                       jump = 0;
 92 🖨
                  end
 93
                   // Jump instruction (J-Type: jal, jalr)
 94 🖨
                   7'b1101111: begin // jal
                     reg_write = 1;
                                               // Write PC+4 to the register
 95
                      mem_read = 0;
 96
                      mem_write = 0;
 97
 98
                       mem_to_reg = 0;
                       imm_select = 1;
 99
                                               // Immediate offset for jump address
                       branch taken = 0;
                                               // Enable jump
                       jump = 1;
                   end
```

```
84
                 7'b1100011: begin // beq, bne, etc.
                     reg_write = 0;
 85
                                           // No register write
 86
                     mem_read = 0;
 87
                     mem_write = 0;
 88
                     mem_to_reg = 0;
                     imm_select = 1;
 89
                                           // Immediate value for branch offset
                     branch_taken = 1;
                                           // Enable branch logic
 91
                     jump = 0;
 92 🖨
 93
                 // Jump instruction (J-Type: jal, jalr)
 94 😓
                 7'b1101111: begin // jal
 95
                    reg_write = 1;
                                            // Write PC+4 to the register
                     mem_read = 0;
 96
 97
                     mem write = 0;
 98
                    mem to reg = 0;
 99
                     imm_select = 1;
                                           // Immediate offset for jump address
100
                     branch taken = 0;
101
                                            // Enable jump
                     jump = 1;
103 ⊖
                 7'b1100111: begin // jalr
                                            // Write the address of next instruction to register
104
                    reg_write = 1;
105
                     mem_read = 0;
                    mem_write = 0;
106
                     mem_to_reg = 0;
107
108
                     imm_select = 1;
                                            // Immediate offset for jump address
109
                     branch_taken = 0;
                     jump = 1;
                                           // Enable jump
                end
111 🖨
112
                 // Default case (No operation)
113 🖨
                 default: begin
114
                    reg_write = 0;
115
                     mem_read = 0;
116
                     mem_write = 0;
117
                     mem_to_reg = 0;
                     imm_select = 0;
118
                     branch_taken = 0;
119
                     jump = 0;
122 🖒
             endcase
         end
123 🖨
124 endmodule
```

## **Testbench Code**

```
tb_ControlUnit.v
D:/Vivado/RISC\_1/RISC\_1.srcs/sources\_1/new/tb\_ControlUnit.v
22 pmodule tb_ControlUnit;
            // Inputs to the Control Unit
 24
25
            reg [6:0] opcode;
            reg [2:0] funct3;
 26
            reg [6:0] funct7;
              / Outputs from the Control Unit
 28
            wire reg_write;
            wire mem_read;
wire mem_write;
            wire mem_to_reg;
wire branch_taken;
 31
 32
33
34
35
36
37
38
            wire imm select;
            wire jump;
             // Instantiate the ControlUnit module
            ControlUnit uut (
              .opcode(opcode),
.funct3(funct3),
 39
40
               .funct7(funct7),
                .reg write(reg write),
 41
42
                .mem_read(mem_read),
               .mem_write(mem_write),
.mem_to_reg(mem_to_reg),
 43
44
                .branch taken(branch taken),
 45
46
                 .imm_select(imm_select),
                .jump(jump)
 47
48
             // Test procedure
            initial begin
 50
                 // Apply Reset
 51
52
53
                $display("Starting Testbench for Control Unit");
                // Test R-Type (e.g., ADD)
opcode = 7'b0110011; // R-Type opcode
 54
55
56
57
                #10:
                $display("R-Type (ADD): reg_write=8b, mem_read=8b, mem_write=8b, mem_to_reg=8b, branch_taken=8b, imm_select=8b, jump=8b",
 58
                           reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
                reg_write, mem_read, mem_write, mem_
// Test I-Type (e.g., ADDI)
opcode = 7'b0010011; // I-Type opcode
funct3 = 3'b000; // ADDI funct3
funct7 = 7'b0000000; // No funct7 for ADDI
 59
 60
61
```

```
64
65
                           $display("I-Type (ADDI): reg_write=%b, mem_read=%b, mem_write=%b, mem_to_reg=%b, branch_taken=%b, imm_select=%b, jump=%b", reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
                           // Test Load instruction (lw)
opcode = 7'b0000011; // Load opcode (lw)
 66
                           funct3 = 3'b010;  // lw funct3
funct7 = 7'b00000000;  // No funct7 for lw
 68
 69
 70
71
                           $display("Load (lw): req write=%b, mem read=%b, mem write=%b, mem to req=%b, branch taken=%b, imm select=%b, jump=%b",
 72
73
                                              reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
                            // Test Store instruction (sw)
 74
75
                           opcode = 7'b0100011; // Store opcode (sw) funct3 = 3'b010; // sw funct3
                            funct3 = 3'b010;  // sw funct3
funct7 = 7'b00000000;  // No funct7 for sw
 76
77
                            #10;
 78
                           $display("Store (sw): reg_write=%b, mem_read=%b, mem_write=%b, mem_to_reg=%b, branch_taken=%b, imm_select=%b, jump=%b",
                           reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);

// Test Branch instruction (beq)
opcode = 7 bil0001; // Branch opcode (beq)
 80
 81
                           funct3 = 3'b000;  // beq funct3
funct7 = 7'b0000000;  // No funct7 for beq
 82
 84
 85
                           $display("Branch (beq): reg_write=%b, mem_read=%b, mem_write=%b, mem_to_reg=%b, branch_taken=%b, imm_select=%b, jump=%b",
 86
                                             reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
                           // Test Jump instruction (jal)
opcode = 7'b1101111; // Jump opcode (jal)
 87
 88
                            89
 91
                            #10;
 92
                           $display("Jump (jal): reg_write=%b, mem_read=%b, mem_write=%b, mem_to_reg=%b, branch_taken=%b, imm_select=%b, jump=%b",
                            reg write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
// Test Jump and Link Register instruction (jalr)
 93
 94
                           opcode = 7'b1100111; // Jump opcode (jalr)
funct3 = 3'b000; // No funct3 for jalr
funct7 = 7'b0000000; // No funct7 for jalr
 95
 96
 97
 98
                            #10;
 99
                            $display("Jump and Link Register (jalr): reg_write=%b, mem_read=%b, mem_write=%b, mem_to_reg=%b, branch_taken=%b, imm_select=%b, jump=%b",
                                            reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
                           // Test default (Unknown opcode)
opcode = 7'b1111111; // Unknown opcode
funct3 = 3'b111; // Random funct3
101
                            $display("Load (lw): reg write=%b, mem read=%b, mem write=%b, mem to reg=%b, branch taken=%b, imm select=%b, jump=%b",
                                             reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
                            // Test Store instruction (sw)
                            opcode = 7'b0100011; // Store opcode (sw)
funct3 = 3'b010; // sw funct3
funct7 = 7'b0000000; // No funct7 for sw
 76
                            #10:
                            $\frac{\pmath{\text{Sdisplay}}(\text{"Store (sw): reg_write=\pmath{\text{$b$}}, mem_read=\pmath{\text{$b$}}, mem_write=\pmath{\text{$b$}}, mem_to_reg=\pmath{\text{$b$}}, branch_taken=\pmath{\text{$b$}}, imm_select=\pmath{\text{$b$}}, jump=\pmath{\text{$b$}}\text{"sump=\pmath{\text{$b$}}}, reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
 78
 79
                            // Test Branch instruction (beq)
 80
                            opcode = 7'b1100011; // Branch opcode (beq)
funct3 = 3'b000; // beq funct3
funct7 = 7'b0000000; // No funct7 for beq
 81
 82
 83
 84
                            #10:
 85
                            $display("Branch (beq): reg write=%b, mem_read=%b, mem_write=%b, mem_to_reg=%b, branch_taken=%b, imm_select=%b, jump=%b",
 86
                                             reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
                            reg write, mem read, mem_write, mem
// Test Jump instruction (jal)
opcode = 7'bil01111; // Jump opcode (jal)
funct3 = 3'b000; // No funct3 for jal
funct7 = 7'b0000000; // No funct7 for jal
 87
 88
 89
 90
 91
                            #10;
                            $\frac{\pmath{\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\text{$\sigma}\t
 92
 93
                           reg write, mem read, mem write, mem to r

// Test Jump and Link Register instruction (jalr)

opcode = 7'b1100111; // Jump opcode (jalr)

funct3 = 3'b000; // No funct3 for jalr

funct7 = 7'b0000000; // No funct7 for jalr
 95
 96
 97
 98
                            #10;
 99
                            $display("Jump and Link Register (jalr): reg_write=%b, mem_read=%b, mem_write=%b, mem_to_reg=%b, branch_taken=%b, imm_select=%b, jump=%b",
                                             reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
                            // Test default (Unknown opcode)
opcode = 7'b111111; // Unknown opcode
                            funct3 = 3'b111; // Random funct3
funct7 = 7'b1111111; // Random funct7
104
                             #10;
106
                            $display("Default (Unknown opcode): reg_write=%b, mem_read=%b, mem_write=%b, mem_to_reg=%b, branch_taken=%b, imm_select=%b, jump=%b",
                                              reg_write, mem_read, mem_write, mem_to_reg, branch_taken, imm_select, jump);
108
                   end
110 endmodule
```

## Simulation Waveform



# **Elaborated Design**



# Synthesized Design



# 8. Module RegisterFile

## 8.1 Description

The RegisterFile module is a crucial component of the RV32I Processor, providing storage for the processor's general-purpose registers. It allows reading from two registers and writing to one register in a single clock cycle, facilitating efficient instruction execution. The design includes features to ensure data integrity and proper operation under various conditions.

## 8.2 Design Features

The RegisterFile module includes:

## 1. Inputs:

- o clk: Clock signal.
- o reset: Reset signal to clear all registers.
- o rs1: 5-bit address for the first read register.
- o rs2: 5-bit address for the second read register.
- o rd: 5-bit address for the write register.
- o write\_data: 32-bit data to be written to the register addressed by rd.
- o reg\_write: Write enable signal.

## 2. Outputs:

- o read data1: 32-bit data read from the register addressed by rs1.
- o read\_data2: 32-bit data read from the register addressed by rs2.

# 3. Register Array:

- o An array of 32 registers, each 32 bits wide, providing storage for the processor's general-purpose registers.
- o Register 0 is hardwired to 0, ensuring it always holds the value 0.

## 4. Control Logic:

- o Implements asynchronous reset to clear all registers when the reset signal is active.
- o Allows writing to any register except register 0, ensuring that register 0 always holds 0.
- o Supports simultaneous reading from two registers.

## 8.3 RegisterFile Testing (Testbench Analysis)

The tb\_RegisterFile module was designed to test and verify the functionality of the RegisterFile module. Key points from the testbench include:

## 1. Initialization and Configuration:

- o Initializes inputs and control signals.
- o Applies reset to ensure all registers are cleared.

# 2. Key Test Cases:

## Reset Behaviour:

• Verifies that all registers are cleared after a reset operation.

# Write and Read Operations:

• Tests writing to a register and reading from the same register to ensure correct data storage and retrieval.

## Write to Register 0:

Ensures that writes to register 0 are ignored and the register remains 0.

# Multiple Register Operations:

• Verifies writing and reading from multiple registers to ensure correct operation.

- Reset After Write:
  - Ensures that data written to registers are cleared after a reset operation.
- Read Uninitialized Register:
  - Verifies that uninitialized registers return 0.
- o Effect on Other Registers:
  - Ensures writing to one register does not affect other registers.

# 3. Sample Outputs:

- Reset:
  - Registers cleared after reset: All registers hold 0.
- O Write and Read:
  - Writing 0xABCD1234 to register 5 and reading from the same register produces the correct data.
- Write to Register 0:
  - Register 0 remains 0 after attempted write.
- Multiple Registers:
  - Writing to register 9 and reading the correct data from the same register.
- Reset After Write:
  - Data in registers are cleared after reset.
- Uninitialized Registers:
  - Uninitialized registers return 0 when read.
- Effect on Other Registers:
  - Writing to one register does not affect other registers.

# 4. Results and Observations:

- o All tests produced expected results, demonstrating correct operation of the RegisterFile module.
- o The register file correctly handled reads and writes, maintained data integrity, and adhered to the design specifications.
- o The reset functionality effectively cleared all registers, ensuring a known state for the processor.
- o Writing to register 0 was ignored, ensuring it always held the value 0.

# Verilog Code

```
RegisterFile.v
D:/Vivado/RISC_1/RISC_1.srcs/sources_1/new/RegisterFile.v
Q 🕍 ← → 🐰 🖹 🛍 🗡 🖊 🖩 ♀
     // Revision 0.01 - File Created
18
     // Additional Comments:
19
22\ \dot{\ominus} module RegisterFile (
23
         input clk,
          input reset,
24
25
                                       // Register address for read data 1
          input [4:0] rs1,
26
          input [4:0] rs2,
                                       // Register address for read data 2
         input [4:0] rd, // Register address for write data input [31:0] write_data, // Data to be written to register rd
27
28
29
          input reg_write,
                                      // Write enable signal
         output [31:0] read_data1, // Read data from register rs1
output [31:0] read_data2 // Read data from register rs2
30
31
32
   );
33
         // Register file array of 32 registers, each 32 bits wide
reg [31:0] registers [0:31];
34
35
36
          // Integer variable for loop (reset logic)
37
          integer i;
38
          // Asynchronous reset block: Clears all registers to 0
39 🖨
         always @(posedge clk or posedge reset) begin
40 🖯
             if (reset) begin
                  // Clear all registers when reset is active
for (i = 0; i < 32; i = i + 1) begin</pre>
41
42 ⊖
                      registers[i] <= 32'b0;
43
44
45 🗎
             end else if (reg_write && rd != 5'b0) begin
46
                  // Write to register rd, but prevent write to register 0 (it's always 0)
                  registers[rd] <= write_data;
             end
48 🖨
49 🖨
         end
50
         // Simultaneous read from register file
          assign read_data1 = registers[rs1]; // Read from register rs1
assign read_data2 = registers[rs2]; // Read from register rs2
51
52
53
54 endmodule
```

## **Testbench Code**

```
tb_RegisterFile.v
D:/Vivado/RISC_1/RISC_1.srcs/sources_1/new/tb_RegisterFile.v
Q 🕍 ← → 🐰 🖥 🛣 📈 🞹 ♀
22 module tb_RegisterFile;
 23
 24
         // Testbench signals
 25
         reg clk;
 26
         reg reset;
 27
         reg [4:0] rs1, rs2, rd;
 28
        reg [31:0] write_data;
 29
         req req write;
 30
         wire [31:0] read_data1, read_data2;
 31
 32
         // Instantiate the RegisterFile module
 33
        RegisterFile uut (
 34
            .clk(clk),
 35
             .reset (reset),
 36
             .rs1(rs1),
 37
             .rs2(rs2),
            .rd(rd),
 38
 39
             .write_data(write_data),
 40
             .reg_write(reg_write),
 41
             .read data1(read data1).
 42
             .read_data2(read_data2)
 43
 44
         // Clock generation
 45
        always begin
 46
             #5 clk = ~clk; // Toggle clock every 5 ns
         end
 47
 48
         // Test procedure
 49
         initial begin
           // Initialize signals
 50
 51
             clk = 0;
             reset = 0:
 52
 53
            rs1 = 5'b0;
            rs2 = 5'b0;
 54
 55
             rd = 5'b0;
 56
             write_data = 32'b0;
 57
            reg_write = 0;
 58
             // Test 1: Reset test - Ensure all registers are cleared
 59
             $display("Test 1: Reset Test");
 60
             reset = 1;
 61
             #10;
```

```
63
              #10:
              if (uut.registers[0] !== 32'b0 || uut.registers[1] !== 32'b0) begin
 65
                 $display("ERROR: Registers are not cleared after reset.");
 66
              end else begin
 67
                 $display("PASS: Registers cleared after reset.");
 68
 69
              // Test 2: Writing and reading a register (Write to rd[5] and read from rs1[5] and rs2[5])
 70
              $display("\nTest 2: Write and Read Test");
 71
              rd = 5'b00101; // Register 5
              write_data = 32'hABCD1234; // Data to write
 73
              reg_write = 1; // Enable write
 74
 75
             reg_write = 0; // Disable write
 76
             // Read from the same register
              rs1 = 5'b00101; // Register 5 for read
 78
              rs2 = 5'b00101; // Register 5 for read
 79
 80
             if (read data1 !== 32'hABCD1234 || read data2 !== 32'hABCD1234) begin
 81
                 $display("ERROR: Incorrect data read from register 5.");
 82
              end else begin
 83
                 $display("PASS: Correct data read from register 5.");
 84
 85
              // Test 3: Writing to register 0 (should not write)
 86
              $display("\nTest 3: Write to Register 0");
 87
              rd = 5'b000000; // Register 0 (Read-Only)
 88
              write_data = 32'hffffffff; // Attempt to write Oxffffffff
 89
              reg_write = 1; // Enable write
 90
             #10:
             reg_write = 0; // Disable write
 91
 92
              // Verify register 0 still holds 0
 93
             if (uut.registers[0] !== 32'b0) begin
 94
                  $display("ERROR: Register 0 should remain 0.");
 95
             end else begin
 96
                 Sdisplay("PASS: Register 0 remains 0.");
97
              end
98
              // Test 4: Writing and reading multiple registers
              $display("\nTest 4: Multiple Registers Test");
 99
             rd = 5'b01001; // Register 9
101
              write data = 32'h12345678; // Data to write
              reg_write = 1;
102
103
              #10;
104
              reg_write = 0;
105
              rs1 = 5'b01001; // Read from register 9
              rs2 = 5'b01001; // Read from register 9
107
              #10:
108
              if (read data1 !== 32'h12345678 || read data2 !== 32'h12345678) begin
109
                  $display("ERROR: Incorrect data read from register 9.");
110
              end else begin
111
                 $display("PASS: Correct data read from register 9.");
112
              end
113
              // Test 5: Reset after write (ensure write does not persist after reset)
114
              $display("\nTest 5: Reset after Write");
115
              rd = 5'b01010; // Register 10
116
              write_data = 32'h98765432; // Data to write
              reg write = 1;
117
118
              #10;
119
              reg_write = 0;
120
              reset = 1; // Trigger reset
121
              #10;
              reset = 0: // Release reset
123
              #10;
124
              if (uut.registers[10] !== 32'b0) begin
                 $display("ERROR: Data in register 10 should be cleared after reset.");
126
              end else begin
                 $display("PASS: Data in register 10 cleared after reset.");
128
              end
129
              // Test 6: Edge case - Read from an uninitialized register
130
              $display("\nTest 6: Read Uninitialized Register");
131
              rs1 = 5'b11111; // Register 31 (uninitialized)
              rs2 = 5'b11111; // Register 31 (uninitialized)
132
133
              #10;
134
              if (read_data1 !== 32'b0 || read_data2 !== 32'b0) begin
135
                 $display("ERROR: Uninitialized registers should return 0.");
136
              end else begin
137
                 $display("PASS: Uninitialized registers return 0.");
138
139
              // Test 7: Writing to a register and ensuring other registers are unaffected
140
              $display("\nTest 7: Writing to One Register and Checking Others");
              rd = 5'b01111; // Register 15
141
142
              write data = 32'hDEADBEEF; // Data to write
143
              reg_write = 1;
144
              #10;
```

```
118
             #10:
119
             reg_write = 0;
120
             reset = 1; // Trigger reset
121
             #10;
             reset = 0; // Release reset
123
             #10;
124
             if (uut.registers[10] !== 32'b0) begin
                $display("ERROR: Data in register 10 should be cleared after reset.");
125
126
             end else begin
                $display("PASS: Data in register 10 cleared after reset.");
128
             end
129
             // Test 6: Edge case - Read from an uninitialized register
130
             $display("\nTest 6: Read Uninitialized Register");
131
             rs1 = 5'b11111; // Register 31 (uninitialized)
132
             rs2 = 5'b11111; // Register 31 (uninitialized)
133
             #10;
134
             if (read_data1 !== 32'b0 || read_data2 !== 32'b0) begin
135
                 $display("ERROR: Uninitialized registers should return 0.");
136
             end else begin
137
                $display("PASS: Uninitialized registers return 0.");
138
             end
             // Test 7: Writing to a register and ensuring other registers are unaffected
139
             \sigma(n) = \Gamma(n) 
140
141
             rd = 5'b01111; // Register 15
             write_data = 32'hDEADBEEF; // Data to write
142
143
             reg_write = 1;
144
             #10;
145
             reg_write = 0;
146
             // Read from other registers
147
             rs1 = 5'b01000; // Register 8
             rs2 = 5'b10000; // Register 16
148
149
             #10;
150
             if (read_data1 !== 32'b0 || read_data2 !== 32'b0) begin
151
                 $display("ERROR: Registers 8 and 16 should not be affected by write to register 15.");
152
             end else begin
153
                $display("PASS: Registers 8 and 16 unaffected by write to register 15.");
154
             end
155
             $display("\nAll tests completed.");
156
             $finish;
157
         end
158
     endmodule
```

## Simulation Waveform



## **Elaborated Design**



## Synthesized Design



# 9. Implementation and Placement Errors

During the implementation and placement phase of the RV32I Processor design, several errors were encountered due to I/O overutilization and placement failures. Below is a detailed analysis of these issues and recommendations for rectification.

## 9.1 I/O Overutilization



**Analysis:** The RV32I Processor design currently includes 461 I/O ports, which exceeds the 255 available user I/O pins on the target device (7z020, package: clg400). This overutilization prevents the successful placement of the design on the FPGA.

## Recommendations:

## 1. Targeting the Correct Device:

- o Verify that the correct device and package are being targeted for the design.
- o If necessary, select a larger device or a different package that provides more I/O pins.

# 2. Top-Level Ports:

o Review the top-level ports of the design to ensure that the specified number of ports matches the requirements.

# 3. Design Changes:

o Consider design changes to reduce the number of I/O ports. This could include consolidating signals or using serial communication methods to minimize I/O usage.

### 9.2 Placement Failures

Analysis: Several instances of output buffers (OBUF), input buffers (IBUF), and clock buffers (BUFG) failed to be placed. This issue is a direct consequence of the I/O overutilization problem, as the design exceeds the available I/O resources on the target FPGA.

### Recommendations:

# 1. Reevaluate the I/O Usage:

Reduce the number of I/O ports used in the design to fit within the constraints of the target device.

## 2. Optimize Placement:

o Ensure that critical instances such as clock buffers (BUFG) are prioritized during placement to avoid clock-related issues.

## 3. Review Design Constraints:

o Check and modify design constraints to improve the placement of instances. This may involve adjusting the floorplan or placement directives.

# 9.3 Overall Recommendations

## 1. Verify Device and Package:

• Ensure the selected device and package meet the I/O requirements of the design. Consider using a device with a larger I/O capacity if the current selection is insufficient.

## 2. Review and Optimize Top-Level Ports:

• Assess the top-level design to confirm the number of ports. Aim to minimize I/O usage by optimizing the design.

## 3. Design Adjustments:

• Implement design changes such as signal consolidation or serial communication to reduce the number of required I/O ports.

## 4. Placement Optimization:

Prioritize critical instances during placement, especially clock buffers, to ensure stable operation.

## 5. Thorough Review of Constraints and Warnings:

 Regularly review all error, warning, and critical warning messages during the design process to address issues promptly and effectively.

# 10. Error Report and Analysis

The design implementation encountered several errors during the "Place Design" phase. Key issues included:

- IO Placement Overutilization: The design contains 461 I/O ports, exceeding the 255 usable I/O pins available on the target device (7z020, package: clg400). This overutilization led to placement failures, where many I/O buffers (OBUFs) could not be placed.
  - o **Error Detail:** The report lists numerous instances of OBUF placement failures, indicating that the design exceeds the I/O capacity of the FPGA device.

| exceeds the I/O capacity of the FPGA device.  11. Conclusion                                                                                                                                                                                                                                                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The RV32I Processor project demonstrates the importance of balancing design complexity with hardware constraints. Addressing the I/O placement issues will be crucial for successful implementation. The design and testing of this processor provide valuable insights into the challenges and solutions in digital IC design, offering a solid foundation for future projects. |
| This report covers the essential aspects of the RV32I Processor design, including module descriptions, error analysis, and recommendations for improvement.                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                  |